

FIGURE 4.62 The ID stage of clock cycle 3 determines that a branch must be taken, so it selects 72 as the next PC address and zeros the instruction fetched for the next clock cycle. Clock cycle 4 shows the instruction at location 72 being fetched and the single bubble or nop instruction in the pipeline as a result of the taken branch. (Since the nop is really sll \$0, \$0, 0, it's arguable whether or not the ID stage in clock 4 should be highlighted.)

Copyright © 2021 Elsevier Inc. All rights reserved